
Ditutup
Disiarkan
Dibayar semasa penghantaran
This project focuses on the design and implementation of a low-power, high-speed, and area-efficient 8-bit signed multiplier using Pass Transistor Logic (PTL) for improved VLSI performance. The goal is to develop an optimized multiplier architecture by integrating PTL-based components such as XOR gates, Half Adders (HA), Full Adders (FA), and a modified Full Adder (FAINV), along with key building blocks like Modified Booth Encoding (MBE), an adder tree, and a Ripple Carry Adder (RCA). The freelancer will be responsible for designing the complete circuit, performing simulations, and validating the design using a 28nm technology node under varying voltage and frequency conditions. The project also involves layout design, performance analysis, and comparison with conventional CMOS and synthesized multipliers in terms of power consumption, delay, area, and Power-Delay Product (PDP). The main challenge lies in balancing PTL advantages such as reduced transistor count and lower power with issues like increased delay and weaker signal driving capability. The final deliverables should include schematics, simulation results, layout files, and a detailed report demonstrating measurable improvements and alignment with the results presented in the reference research paper.
ID Projek: 40343632
1 cadangan
Projek jarak jauh
Aktif 9 hari yang lalu
Tetapkan bajet dan garis masa anda
Dapatkan bayaran untuk kerja anda
Tuliskan cadangan anda
Ianya percuma untuk mendaftar dan membida pekerjaan
1 pekerja bebas membida secara purata ₹10,000 INR untuk pekerjaan ini

Hi, I’m a Digital IC Design Engineer with strong experience across the full RTL-to-GDSII flow, and I’d be glad to work on this multiplier project. I have solid experience designing arithmetic units, including multipliers and pipelined processors, along with a good understanding of performance trade-offs between power, delay, and area. I’ve worked with Verilog/SystemVerilog, simulation, synthesis, and backend implementation using Synopsys tools, and I’m comfortable analyzing and optimizing designs under different conditions. I enjoy solving challenging design problems and can deliver a complete solution including design, simulation, layout, and detailed performance comparison aligned with your requirements.
₹10,000 INR dalam 7 hari
1.8
1.8

Dehradun, India
Ahli sejak Apr 2, 2026
min $50 USD / jam
$30-250 USD
₹1500-12500 INR
$30-250 USD
min $50 USD / jam
₹1500-12500 INR
$15-25 USD / jam
$250-750 USD
$15-25 USD / jam
₹1000000-2500000 INR
$30-250 CAD
$15-25 USD / jam
$250-750 USD
₹600-1500 INR
$750-1500 AUD
₹600-1500 INR
$30-250 USD
$375-750 CAD
$5000-10000 CAD
€8-30 EUR